IEEE Seattle SSCS and CASS Chapter Event - Presentation: High Power Density, Fully Integrated Voltage Regulators for High Performance Digital Core Supply Management -
Presentation Title: High Power Density, Fully Integrated Voltage Regulators for High Performance Digital Core Supply Management
Abstract:
Power management integrated circuits (PMIC) play an important role in almost all electronic systems such as smartphones, tablets, computers, electric vehicles, etc. On-chip loads such as microprocessors cores, memories, and analog/RF blocks require multiple supply voltage domains. Providing these supply voltages from on-chip voltage regulators increases the overall system cost and limits the performance due to the board and package parasitics. Therefore, an on-chip fully integrated voltage regulator (FIVR) is a critical need for high performance digital cores. Modern multicore microprocessors are utilized for real-time computing, coding, modulation, and multimedia processing. consumption demand from on-chip load such as hardware accelerators, and GPU, etc. is also continuing to increase. By adaptively varying both the voltage and frequency with respect to the changing load conditions, the overall power consumption of these processors can be greatly reduced. Also, the voltage needs to adjust at a faster rate to achieve the full advantage of dynamic voltage and frequency scaling (DVFS). These multi-core processors require multiple voltage domains to operate with dynamic voltage scaling.
In this presentation a topology for a fully integrated power stage in a DC-DC buck converter achieving a high-power density and a time-domain hysteresis based highly integrated buck converter will be introduced. A multi-phase time-domain comparator is proposed in this work for implementing the hysteresis control, thereby achieving a process scaling friendly highly digital design. A higher- order LC notch filter which couples the input and output voltage ripple is developed. The power stage operates at 500 MHz and can deliver a maximum power of 1.0 W and load current of 1.67 A, while occupying 1.21 mm2 active die area, achieving a power density of 0.867 W/mm2 and current density of 1.377 A/mm2. Efficiency obtained is 71% at 780 mA of load current.
Date and Time
Location
Hosts
Registration
- Date: 22 Oct 2019
- Time: 05:30 PM UTC to 06:30 PM UTC
-
Add Event to Calendar
- 185 Stevens Way NE
- Seattle, Washington
- United States 98195
- Building: Electrical and Computer Engineering Building
- Room Number: Room 105
- Click here for Map
- Contact Event Host
-
SSCS and CASS Seattle Chair Chris Rudell
- Survey: Fill out the survey
Speakers
Bertan Bakkaloglu of Arizona State University, Electrical Engineering Department
High Power Density, Fully Integrated Voltage Regulators for High Performance Digital Core Supply Management
Abstract:
Power management integrated circuits (PMIC) play an important role in almost all electronic systems such as smartphones, tablets, computers, electric vehicles, etc. On-chip loads such as microprocessors cores, memories, and analog/RF blocks require multiple supply voltage domains. Providing these supply voltages from on-chip voltage regulators increases the overall system cost and limits the performance due to the board and package parasitics. Therefore, an on-chip fully integrated voltage regulator (FIVR) is a critical need for high performance digital cores. Modern multicore microprocessors are utilized for real-time computing, coding, modulation, and multimedia processing. consumption demand from on-chip load such as hardware accelerators, and GPU, etc. is also continuing to increase. By adaptively varying both the voltage and frequency with respect to the changing load conditions, the overall power consumption of these processors can be greatly reduced. Also, the voltage needs to adjust at a faster rate to achieve the full advantage of dynamic voltage and frequency scaling (DVFS). These multi-core processors require multiple voltage domains to operate with dynamic voltage scaling.
In this presentation a topology for a fully integrated power stage in a DC-DC buck converter achieving a high-power density and a time-domain hysteresis based highly integrated buck converter will be introduced. A multi-phase time-domain comparator is proposed in this work for implementing the hysteresis control, thereby achieving a process scaling friendly highly digital design. A higher- order LC notch filter which couples the input and output voltage ripple is developed. The power stage operates at 500 MHz and can deliver a maximum power of 1.0 W and load current of 1.67 A, while occupying 1.21 mm2 active die area, achieving a power density of 0.867 W/mm2 and current density of 1.377 A/mm2. Efficiency obtained is 71% at 780 mA of load current.
Biography:
Speaker Bio: Dr. Bakkaloglu received his PhD from Oregon State University in 1995 and joined Texas Instruments Inc. Mixed Signal Wireless Design Group, Dallas, TX, where he worked on system-on-chip designs with integrated battery management and RF, analog baseband functionality as a design leader. In 2004 he joined the Electrical Engineering Department at Arizona State University, Tempe, AZ. His current research interests include mixed signal circuit design for power supply regulators, sensor interface circuits, fractional-N frequency synthesizers, high speed A/D and D/A converters and built-in-self-diagnostic circuits for high reliability mixed signal circuits. Dr. Bakkaloglu has been associate editor for IEEE Transactions on Circuits and Systems and IEEE Transactions on Microwave Theory and Techniques. He was the General Chair for 2015 RFIC Symposium, and the founding chair of IEEE Solid State Circuits Society Phoenix Chapter. He is an IEEE Fellow and a Member of National Academy of Inventors.
Location: This presentation will be given in the Electrical and Computer Engineering building on the University of Washington, Seattle Campus, Room ECE 105. The ECE Building is located very close to Drumheller Fountain, in the central campus area.
Parking: Parking is available near the football stadium in lot E19 ($4/hour). Additional parking is available in E18 for $6/day.